Back to Search
Start Over
Low-power, wide-range time-to-digital converter for all digital phase-locked loops.
- Source :
-
Electronics Letters (Wiley-Blackwell) . 1/17/2013, Vol. 49 Issue 2, p33-34. 2p. 1 Color Photograph, 4 Diagrams, 1 Chart. - Publication Year :
- 2013
-
Abstract
- A time-to-digital converter (TDC) for a low-power, wide-range all digital phase-locked loop (ADPLL) is presented. The proposed TDC uses an enabling signal with variable duration to achieve low power and wide range. For verification purpose, the ADPLL is fabricated in a 0.11 μm CMOS technology. The ADPLL dissipates 6.02mW at an output frequency of 1.68GHz and its output frequency is measured as 0.24-1.68 GHz from a 1.2 V supply. [ABSTRACT FROM AUTHOR]
Details
- Language :
- English
- ISSN :
- 00135194
- Volume :
- 49
- Issue :
- 2
- Database :
- Academic Search Index
- Journal :
- Electronics Letters (Wiley-Blackwell)
- Publication Type :
- Academic Journal
- Accession number :
- 101572847