Back to Search Start Over

Enhanced Ge n+/p Junction Performance Using Cryogenic Phosphorus Implantation.

Authors :
Bhatt, Piyush
Swarnkar, Prashant
Misra, Abhishek
Biswas, Jayeeta
Hatem, Christopher
Nainani, Aneesh
Lodha, Saurabh
Source :
IEEE Transactions on Electron Devices. Jan2015, Vol. 62 Issue 1, p69-74. 6p.
Publication Year :
2015

Abstract

In this paper, we present a detailed study of temperature-based ion implantation of phosphorus dopants in Ge for varying dose and anneal conditions through fabricated n+/p junctions and n-type MOSFETs (nMOSFETs). In comparison with room temperature (RT) (25 °C) and hot (400 °C) implantation, cryogenic (−100 °C) implantation with a dose of 2.2e15 \mathrmcm^-2 followed by a (400 °C) rapid thermal annealing leads to 1) lower junction leakage with higher activation energy and 2) lower sheet resistance with higher dopant activation and shallower junction depth. Gate-last Ge nMOSFETs fabricated using cryogenic implanted n+/p source/drain junction (2.2e15 \mathrmcm^-2 ) exhibit lower off-current (upto $5\times )$ and higher ON-current compared with RT (25 °C) and hot (400 °C) implanted nMOSFETs. This paper demonstrates that cryogenic implantation (−100 °C) can enable high-performance Ge nMOSFETs by alleviating the problems of lower activation and high diffusion of phosphorus in Ge. [ABSTRACT FROM PUBLISHER]

Details

Language :
English
ISSN :
00189383
Volume :
62
Issue :
1
Database :
Academic Search Index
Journal :
IEEE Transactions on Electron Devices
Publication Type :
Academic Journal
Accession number :
100151008
Full Text :
https://doi.org/10.1109/TED.2014.2372767