Back to Search Start Over

Adaptive Voltage Scaling with In-Situ Detectors in Commercial FPGAs.

Authors :
Nunez-Yanez, Jose Luis
Source :
IEEE Transactions on Computers. Jan2015, Vol. 64 Issue 1, p45-53. 9p.
Publication Year :
2015

Abstract

This paper investigates the limits of adaptive voltage scaling (AVS) applied to commercial FPGAs which do not specifically support voltage adaptation. An adaptive power architecture based on a modified design flow is created with in-situ detectors and dynamic reconfiguration of clock management resources. AVS is a power-saving technique that enables a device to regulate its own voltage and frequency based on workload, process and operating conditions in a closed-loop configuration. It results in significant improved energy profiles compared with dynamic voltage frequency scaling (DVFS) in which the device uses a number of pre-calculated valid working points. The results of deploying AVS in FPGAs with in-situ detectors shows power and energy savings exceeding 85 percent compared with nominal voltage operation at the same frequency. The in-situ detector approach compares favorably with critical path replication based on delay lines since it avoids the need of cumbersome and error-prone delay line calibration. [ABSTRACT FROM AUTHOR]

Details

Language :
English
ISSN :
00189340
Volume :
64
Issue :
1
Database :
Academic Search Index
Journal :
IEEE Transactions on Computers
Publication Type :
Academic Journal
Accession number :
100026896
Full Text :
https://doi.org/10.1109/TC.2014.2365963