Search

Your search keyword '"Yin, Shouyi"' showing total 729 results

Search Constraints

Start Over You searched for: Author "Yin, Shouyi" Remove constraint Author: "Yin, Shouyi"
729 results on '"Yin, Shouyi"'

Search Results

1. SOFA: A Compute-Memory Optimized Sparsity Accelerator via Cross-Stage Coordinated Tiling

2. PALM: A Efficient Performance Simulator for Tiled Accelerators with Large-scale Model Training

3. Efficient Orchestrated AI Workflows Execution on Scale-out Spatial Architecture

4. Wafer-scale Computing: Advancements, Challenges, and Future Perspectives

5. WindMill: A Parameterized and Pluggable CGRA Implemented by DIAG Design Flow

6. Towards Efficient Control Flow Handling in Spatial Architecture via Architecting the Control Flow Plane

7. Catch-Up Distillation: You Only Need to Train Once for Accelerating Sampling

9. Overview of IC Design

11. HQNAS: Auto CNN deployment framework for joint quantization and architecture search

12. FAQS: Communication-efficient Federate DNN Architecture and Quantization Co-Search for personalized Hardware-aware Preferences

16. Dynamic Multi-scale Convolution for Dialect Identification

17. Transformer with Bidirectional Decoder for Speech Recognition

18. THUEE system description for NIST 2019 SRE CTS Challenge

19. Small-footprint Keyword Spotting with Graph Convolutional Network

43. MulTCIM: Digital Computing-in-Memory-Based Multimodal Transformer Accelerator With Attention-Token-Bit Hybrid Sparsity

44. MulTCIM: Digital Computing-in-Memory-Based Multimodal Transformer Accelerator With Attention-Token-Bit Hybrid Sparsity

45. SDP: Co-Designing Algorithm, Dataflow, and Architecture for In-SRAM Sparse NN Acceleration

46. ReDCIM: Reconfigurable Digital Computing-in-Memory Processor with Unified FP/INT Pipeline for Cloud AI Acceleration

47. 16.4 TensorCIM: A 28nm 3.7nJ/Gather and 8.3TFLOPS/W FP32 Digital-CIM Tensor Processor for MCM-CIM-Based Beyond-NN Acceleration

48. SPCIM: Sparsity-Balanced Practical CIM Accelerator with Optimized Spatial-Temporal Multi-Macro Utilization

49. STAR: An STGCN ARchitecture for Skeleton-Based Human Action Recognition

50. Reconfigurability, Why It Matters in AI Tasks Processing: A Survey of Reconfigurable AI Chips

Catalog

Books, media, physical & digital resources