267 results on '"Giorgi, Roberto"'
Search Results
2. HashGrid: An optimized architecture for accelerating graph computing on FPGAs
3. DRT: A Lightweight Runtime for Developing Benchmarks for a Dataflow Execution Model
4. A Survey on Hardware and Software Support for Thread Level Parallelism
5. Efficacy of a Virtual Reality Rehabilitation Protocol Based on Art Therapy in Patients with Stroke: A Single-Blind Randomized Controlled Trial.
6. Accelerating Large-Scale Graph Processing with FPGAs: Lesson Learned and Future Directions
7. Accelerating Large-Scale Graph Processing with FPGAs: Lesson Learned and Future Directions
8. Neural modifications in lower limb amputation: an fMRI study on action and non-action oriented body representations
9. DRT: A Lightweight Runtime for Developing Benchmarks for a Dataflow Execution Model
10. Scalable embedded computing through reconfigurable hardware: Comparing DF-Threads, cilk, openmpi and jump
11. Using the WebIDE
12. Selected Case Studies
13. An Example Application: Fourier Transform
14. The DataFlow Paradigm
15. AXIOM: A Flexible Platform for the Smart Home
16. The AXIOM platform for next-generation cyber physical systems
17. Distributed large-scale graph processing on FPGAs
18. The AXIOM software layers
19. Distributed large-scale graph processing on FPGAs
20. Distributed large-scale graph processing on FPGAs
21. Virtual Art Therapy: Application of Michelangelo Effect to Neurorehabilitation of Patients with Stroke
22. Efficacy of Progressive Muscle Relaxation, Mental Imagery, and Phantom Exercise Training on Phantom Limb: A Randomized Controlled Trial
23. Distributed large-scale graph processing on FPGAs
24. ERA – Embedded Reconfigurable Architectures
25. TERAFLUX: Harnessing dataflow in next generation teradevices
26. Implementing Fine/Medium Grained TLP Support in a Many-Core Architecture
27. Instruction Set Extensions for Cryptographic Applications
28. Architectural Support for Fault Tolerance in a Teradevice Dataflow System
29. Boosting the Performance of Three-Tier Web Servers Deploying SMP Architecture
30. Extending Performance and Reliability via Modular FPGA Clusters
31. WebRISC-V: A 32/64-bit RISC-V pipeline simulation tool
32. AXIOM: A Flexible Platform for the Smart Home
33. Process Migration Effects on Memory Performance of Multiprocessor Web-Servers
34. Guide to DataFlow Supercomputing
35. The Italian research on HPC key technologies across EuroHPC
36. Effects of instruction-set extensions on an embedded processor: a case study on elliptic-curve cryptography over GF[2.sup.m]
37. Scheduled dataflow: execution paradigm, architecture, and performance evaluation
38. WebRISC-V: A RISC-V Educational Simulator featuring RV64IM, Pipeline and Web-Based UI
39. An Extended Tracing System for the COTSon Simulator
40. WebRISC-V: A RISC-V Educational Simulator featuring RV64IM, Pipeline and Web-Based UI
41. A Dynamic Load Balancer for a Cluster of FPGA SoCs
42. WEEKLY DOCETAXEL AS SECOND-LINE CHEMOTHERAPY IN ELDERLY PATIENTS (PTS) WITH ADVANCED/METASTATIC NONSMALL CELL LUNG CANCER (NSCLC): PRELIMINARY DATA OF A MONOCENTRIC EXPERIENCE
43. X86_64 vs Aarch64 Performance Validation with COTSon
44. A Soft-IP for Performance Measuring of the Zynq Ultrascale+ CPU/FPGA interface
45. Influence of Antisynthetase Antibodies Specificities on Antisynthetase Syndrome Clinical Spectrum Time Course
46. The AXIOM Project: IoT on Heterogeneous Embedded Platforms
47. Influence of Antisynthetase Antibodies Specificities on Antisynthetase Syndrome Clinical Spectrum Time Course
48. Translating Timing into an Architecture: The Synergy of COTSon and HLS (Domain Expertise—Designing a Computer Architecture via HLS)
49. Bridging a Data-Flow Execution Model to a Lightweight Programming Model
50. WebRISC-V
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.