43 results on '"Akarvardar, Kerem"'
Search Results
2. Efficient Processing of MLPerf Mobile Workloads Using Digital Compute-In-Memory Macros
3. 34.4 A 3nm, 32.5TOPS/W, 55.0TOPS/mm2 and 3.78Mb/mm2 Fully-Digital Compute-in-Memory Macro Supporting INT12 × INT12 with a Parallel-MAC Architecture and Foundry 6T-SRAM Bit Cell
4. A 4nm 6163-TOPS/W/b $\mathbf{4790-TOPS/mm^{2}/b}$ SRAM Based Digital-Computing-in-Memory Macro Supporting Bit-Width Flexibility and Simultaneous MAC and Weight Update
5. Technology Prospects for Data-Intensive Computing
6. Understanding the FinFET Mobility by Systematic Experiments
7. Enhanced coupling effects in vertical double-gate FinFETs
8. A 5-nm 254-TOPS/W 221-TOPS/mm2 Fully-Digital Computing-in-Memory Macro Supporting Wide-Range Dynamic-Voltage-Frequency Scaling and Simultaneous MAC and Write Operations
9. Finite element analysis and analytical simulations of Suspended Gate-FET for ultra-low power inverters
10. Analytical modeling of the suspended-gate FET and design insights for low-power logic
11. Evidence of radiation-induced dopant neutralization in partially-depleted SOI NMOSFETs
12. A two-dimensional model for interface coupling in triple-gate transistors
13. Depletion-all-around operation of the SOI four-gate transistor
14. Analytical modeling of the two-dimensional potential distribution and threshold voltage of the SOI four-gate transistor
15. 16.4 An 89TOPS/W and 16.3TOPS/mm2 All-Digital SRAM-Based Full-Precision Compute-In Memory Macro in 22nm for Machine-Learning Edge Applications
16. A 7-nm Compute-in-Memory SRAM Macro Supporting Multi-Bit Input, Weight and Output and Achieving 351 TOPS/W and 372.4 GOPS
17. A Density Metric for Semiconductor Technology [Point of View]
18. Modelling the Back-Gate Coupling effect in Triple-, Π- and Ω-Gate FETs
19. Four-gate transistor analog multiplier circuit
20. G(sup 4)FET Implementations of Some Logic Circuits
21. Universal programmable logic gate and routing method
22. Using G4FETs as a Data Router for In-Plane Crossing of Signal Paths
23. Four-Quadrant Analog Multipliers Using G4-FETs
24. Gate-Cut-Last in RMG to Enable Gate Extension Scaling and Parasitic Capacitance Reduction
25. Integrated dual SPE processes with low contact resistivity for future CMOS technologies
26. Nöron MOS transistorlarla analog çarpma devresi tasarımı
27. (Invited) Electrical Characterization and Reliability Assessment of Double-Gate FinFETs
28. Impact of NiPt Thickness Scaling on Contact Resistance From Thin-Body FD SOI to Trigate FETs
29. Physical insights on comparable electron transport in (100) and (110) double-gate fin field-effect transistors
30. Impact of Fin Doping and Gate Stack on FinFET (110) and (100) Electron and Hole Mobilities
31. Total Ionizing Dose Effects on FinFET-Based Capacitor-Less 1T-DRAMs
32. High Mobility SiGe Channel NonPlanar Devices
33. Efficient FPGAs using nanoelectromechanical relays
34. Nanoelectromechanical (NEM) relays integrated with CMOS SRAM for improved stability and low leakage
35. Technology Projection Using Simple Compact Models
36. Nanoelectromechanical Logic and Memory Devices
37. Energy-Reversible Complementary NEM Logic Gates
38. A review of the SOI four-gate transistor
39. Nanoelectromechanical (NEM) relays integrated with CMOS SRAM for improved stability and low leakage.
40. Analog Nanoelectromechanical Relay With Tunable Transconductance.
41. Ultralow Voltage Crossbar Nonvolatile Memory Based on Energy-Reversible NEM Switches.
42. Finite element analysis and analytical simulations of Suspended Gate-FET for ultra-low power inverters
43. Modelling the Back-Gate Coupling effect in Triple-, Π- and Ω-Gate FETs
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.