207 results on '"Yan, Aibin"'
Search Results
2. Efficient design approaches to CMOS full adder circuits
3. A low power TNU-resilient hardened latch design
4. Low Overhead and High Stability Radiation-Hardened Latch for Double/Triple Node Upsets
5. Two sextuple cross-coupled SRAM cells with double-node-upset protection and cost optimization for aerospace applications
6. A high-speed quadruple-node-upset-tolerant latch in 22 nm CMOS technology
7. IDLD: Interlocked Dual-Circle Latch Design with Low Cost and Triple-Node-Upset-Recovery for Aerospace Applications
8. Machine learning classification algorithm for VLSI test cost reduction
9. A double-node-upset completely tolerant CMOS latch design with extremely low cost for high-performance applications
10. The Transition to Publicization of Chenghuang Temple and the Rise of Affiliated Gardens in Shanghai During the Qing Dynasty
11. Research on the Restoration of the Eastern Part of Yuyuan Garden by Chen Congzhou in 1980s
12. FeMPIM: A FeFET-Based Multifunctional Processing-in-Memory Cell
13. Dual-modular-redundancy and dual-level error-interception based triple-node-upset tolerant latch designs for safety-critical applications
14. Design of Radiation Hardened Latch and Flip-Flop with Cost-Effectiveness for Low-Orbit Aerospace Applications
15. MURLAV: A Multiple-Node-Upset Recovery Latch and Algorithm-Based Verification Method
16. Efficient Design Approaches to Cmos Full Adder Circuits
17. Performance and emissions of pre-mixed and post-mixed combustion systems with a casting aluminum-silicon alloy (CASA) condensing gas boiler
18. NEST: A Quadruple-Node Upset Recovery Latch Design and Algorithm-Based Recovery Optimization
19. Designs of High-Speed Triple-Node-Upset Hardened Latch Based on Dual-Modular-Redundancy.
20. Two Double-Node-Upset-Hardened Flip-Flop Designs for High-Performance Applications
21. Designs of High-Speed Triple-Node-Upset Hardened Latch Based on Dual-Modular-Redundancy
22. Design of a Novel Latch with Quadruple-Node-Upset Recovery for Harsh Radiation Hardness
23. A Low Overhead and Double-Node-Upset Self-Recoverable Latch
24. Design of A Highly Reliable and Low-Power SRAM With Double-Node Upset Recovery for Safety-critical Applications
25. A Robust and High-Performance Flip-Flop with Complete Soft-Error Recovery
26. Body, Scale, and Space: Study on the Spatial Construction of Mogao Cave 254
27. Designs of Array Multipliers with an Optimized Delay in Quantum-Dot Cellular Automata
28. A Compact TRNG design for FPGA based on the Metastability of RO-Driven Shift Registers
29. LDAVPM: A Latch Design and Algorithm-Based Verification Protected Against Multiple-Node-Upsets in Harsh Radiation Environments
30. Designs of BCD Adder Based on Excess-3 Code in Quantum-Dot Cellular Automata
31. Heating performance of a parallel gas engine compression-absorption heat pump
32. Single event double-upset fully immune and transient pulse filterable latch design for nanoscale CMOS
33. Spatialization of Imperial Power: Spatial Reconstruction and Power Operation of Jinshan Temple during the Southern Inspection Tours of Emperor Kangxi.
34. Characterization of brazed plate heat exchanger performance based on experimental and coupled heat-fluid-solid numerical simulation.
35. Research on the Space Narrative Changes of Canglangting Garden during the Song and Ming Dynasties
36. Dependence and Subordination: Research on the Development and Changes of Chenghuang Temple and Garden in Shanghai Qingpu District After the Ming Dynasty
37. Design of Low-Cost Approximate CMOS Full Adders
38. High Performance and DNU-Recovery Spintronic Retention Latch for Hybrid MTJ/CMOS Technology
39. An SEU resilient, SET filterable and cost effective latch in presence of PVT variations
40. Nonvolatile Latch Designs With Node-Upset Tolerance and Recovery Using Magnetic Tunnel Junctions and CMOS
41. Overhead Optimized and Quadruple-Node-Upset Self-Recoverable Latch Design Based on Looped C-Element Matrix
42. Design of True Random Number Generator Based on Multi-Ring Convergence Oscillator Using Short Pulse Enhanced Randomness
43. Nonvolatile Latch Designs With Node-Upset Tolerance and Recovery Using Magnetic Tunnel Junctions and CMOS
44. A Highly Robust and Low Power Flip-Flop Cell with Complete Double-Node-Upset Tolerance for Aerospace Applications
45. MRCO: A Multi-ring Convergence Oscillator-based High-Efficiency True Random Number Generator
46. Statistical analysis of energy consumption patterns on the heat demand of buildings in district heating systems
47. A Radiation-Hardened Non-Volatile Magnetic Latch with High Reliability and Persistent Storage
48. A ReRAM-Based Non-Volatile and Radiation-Hardened Latch Design
49. Broadcast-TDMA: A Cost-Effective Fault-Tolerance Method for TSV Lifetime Reliability Enhancement
50. Hydraulic performance of a new district heating systems with distributed variable speed pumps
Catalog
Books, media, physical & digital resources
Discovery Service for Jio Institute Digital Library
For full access to our library's resources, please sign in.