1. Electrical Transport at Room and Low Temperature in 3D Vertically Stacked SiGe and SiGeC Nanowires
- Author
-
Diab, A., Saracco, E., Ionica, I., Bonafos, C., Damlencourt, J. F., Lee, J.-H., and Cristoloveanu, S.
- Abstract
In order to improve device performance, recent trends in microelectronics are to explore nanowire gate-all-around structures and alternative channel materials with superior properties. In this paper, we investigate the electrical transport properties, at room and low temperature, in as-grown three-dimensional (3D) vertically stacked germanium (Ge)-enriched nanowires. Measurements using the Pseudo-MOSFET (Ψ-MOSFET) concept show that the transport in gateless nanowires is controlled by the voltage applied on the substrate, as in a MOS transistor. Interestingly, the substrate bias effect depends on the designed geometry of the nanowire. In nanowires with high width/length aspect ratio, we show the possibility of turning on both electron and hole channels. For nanowires with small width/length ratio, only the hole channel is visible. The impact of series resistance on the drain current level is reported. Transport modification with the concentration of germanium in the nanostructures is also discussed. Low-temperature measurements show the variation of electrical parameters such as threshold voltage, flatband voltage, subthreshold swing and mobility. The transport properties in multi-parallel stacked nanowire are addressed.
- Published
- 2012
- Full Text
- View/download PDF