1. Robust Elmore delay models suitable for full chip timing verification of a 600MHz CMOS microprocessor
- Author
-
Madhav P. Desai, Dale Hayward Hall, and Nevine Nassif
- Subjects
Emulation ,Computer science ,Semiconductor device modeling ,Elmore delay ,Hardware_PERFORMANCEANDRELIABILITY ,Chip ,Capacitance ,law.invention ,Microprocessor ,CMOS ,law ,Robustness (computer science) ,Hardware_INTEGRATEDCIRCUITS ,Electronic engineering ,Hardware_LOGICDESIGN ,Electronic circuit - Abstract
In this paper we introduce a method for computing the Elmore delay of MOS circuits which relies on a model of the capacitance of MOS devices and a model of the Elmore delay of individual MOS devices. The resistance of a device is not explicitly modelled. The Elmore models are used to compute the Elmore delay and the 50% point delay of CMOS circuits in a static timing verifier. Elmore delays computed with. These models fall within 10% of SPICE and can be computed thousands of times faster than if computed using SPICE. These models were used to verify critical paths during the design of a 600 MHz microprocessor.
- Published
- 1998