1. Behaviour of fractional loop delay zero crossing digital phase locked loop (FR-ZCDPLL).
- Author
-
Nasir, Qassim
- Subjects
- *
DIGITAL phase locked loops , *BIFURCATION theory , *SIGNAL-to-noise ratio , *STABILITY criterion , *PHASE jitter - Abstract
This article analyses the performance of the first-order zero crossing digital phase locked loops (FR-ZCDPLL) when fractional loop delay is added to loop. The non-linear dynamics of the loop is presented, analysed and examined through bifurcation behaviour. Numerical simulation of the loop is conducted to proof the mathematical analysis of the loop operation. The results of the loop simulation show that the proposed FR-ZCDPLL has enhanced the performance compared to the conventional zero crossing DPLL in terms of wider lock range, captured range and stable operation region. In addition, extensive experimental simulation was conducted to find the optimum loop parameters for different loop environmental conditions. The addition of the fractional loop delay network in the conventional loop also reduces the phase jitter and its variance especially when the signal-to-noise ratio is low. [ABSTRACT FROM PUBLISHER]
- Published
- 2018
- Full Text
- View/download PDF