Search

Showing total 435 results

Search Constraints

Start Over You searched for: Topic computer algorithms Remove constraint Topic: computer algorithms Publication Year Range Last 50 years Remove constraint Publication Year Range: Last 50 years Journal ieee transactions on computers Remove constraint Journal: ieee transactions on computers
435 results

Search Results

1. Dynamic Voltage Scaling in Multitier Web Servers with End-to-End Delay Control.

2. An Efficient Memetic Algorithm for theMax-Bisection Problem.

3. BLAKE-512-Based 128-Bit CCA2 Secure Timing Attack Resistant McEliece Cryptoprocessor.

4. New Region-Based Algorithms for Deriving Bounded Petri Nets.

5. Providing Balanced Mapping for Multiple Applications in Many-Core Chip Multiprocessors.

6. Multithreaded Maximum Flow Based Optimal Replica Selection Algorithm for Heterogeneous Storage Architectures.

7. Virtual Resource Allocation Based on Link Interference in Cayley Wireless Data Centers.

8. Bi-Objective Optimization of Data-Parallel Applications on Homogeneous Multicore Clusters for Performance and Energy.

9. Improved Miller’s Algorithm for Computing Pairings on Edwards Curves.

10. FD-Buffer: A Cost-Based Adaptive Buffer Replacement Algorithm for FlashMemory Devices.

11. An On-Line Capacity-Based Admission Control for Real-Time Service Processes.

12. FLOTT—A Fast, Low Memory T-TransformAlgorithm for Measuring String Complexity.

13. Efficient RNS Scalers for the Extended Three-Moduli Set (2^n-1, 2^n+p, 2^n+1).

14. New Techniques to Reduce the Execution Time of Functional Test Programs.

15. Area-Time Efficient Architecture of FFT-Based Montgomery Multiplication.

16. Linear Branch Entropy: Characterizing and Optimizing Branch Behavior in a Micro-Architecture Independent Way.

17. Hardware-Friendly Actor-Critic Reinforcement Learning Through Modulation of Spike-Timing-Dependent Plasticity.

18. Schedulability Analysis of Conditional Parallel Task Graphs in Multicore Systems.

19. Logic Synthesis for Switching Lattices.

20. Improving the Speed of Parallel Decimal Multiplication.

21. Frame-Based Packet-Mode Scheduling for Input-Queued Switches.

22. A Systematic Approach for Designing Redundant Arithmetic Adders Based on Counter Tree Diagrams.

23. Optimal and Practical Algorithms for Sorting on the PDM.

24. Temporal Predicate Detection Using Synchronized Clocks.

25. Miss Rate Prediction Across Program Inputs and Cache Configurations.

26. Relay Node Placement in Wireless Sensor Networks.

27. The Granularity Metric for Fine-Grain Real-Time Scheduling.

28. Optimization Problems in Throwbox-Assisted Delay Tolerant Networks: Which Throwboxes to Activate? How Many Active Ones I Need?

29. New Approach for Efficient IP Address Lookup Using a Bloom Filter in Trie-Based Algorithms.

30. Transparent Real-Time Task Scheduling on Temporal Resource Partitions.

31. Schedulability Analysis of Hierarchical Real-Time Systems under Shared Resources.

32. Focus and Shoot: Exploring Auto-Focus in RFID Tag Identification Towards a Specified Area.

33. DCCS: Double Circular Caching Scheme for DRAM/PRAM Hybrid Cache.

34. Dynamic On-the-Fly Minimum Cost Benchmarking for Storing Generated Scientific Datasets in the Cloud.

35. Swarm Intelligence Based File Replication and Consistency Maintenance in Structured P2P File Sharing Systems.

36. Analysis of Server Provisioning for Distributed Interactive Applications.

37. Computation of 2D 8×8 DCT Based on the Loeffler Factorization Using Algebraic Integer Encoding.

38. Cube Attacks on Non-Blackbox Polynomials Based on Division Property.

39. An FPGA-Based Reconfigurable Mesh Many-Core.

40. Path-Dividing Based Scheduling Algorithm for Reducing Energy Consumption of Clustered VLIW Architectures.

41. Improving Space Efficiency With Path Length Prediction for Finding k Shortest Simple Paths.

42. A Memory-Efficient TCAM Coprocessor for IPv4/IPv6 Routing Table Update.

43. DPPC: Dynamic Power Partitioning and Control for Improved Chip Multiprocessor Performance.

44. Community-Aware Opportunistic Routing in Mobile Social Networks.

45. Increasing Endurance and Security of Phase-Change Memory with Multi-Way Wear-Leveling.

46. Efficient Routing in Heterogeneous SoC Designs with Small Implementation Overhead.

47. Design of a Bufferless Photonic Clos Network-on-Chip Architecture.

48. Flow Problems in Multi-Interface Networks.

49. Analytical Miss Rate Calculation of L2 Cache from the RD Profile of L1 Cache.

50. Requirement-Aware Scheduling of Bag-of-Tasks Applications on Grids with Dynamic Resilience.